题解 | #数据串转并电路#
数据串转并电路
https://www.nowcoder.com/practice/6134dc3c8d0741d08eb522542913583d
`timescale 1ns/1ns module s_to_p( input clk , input rst_n , input valid_a , input data_a , output reg ready_a , output reg valid_b , output [5:0] data_b ); always@(posedge clk or negedge rst_n) begin if(!rst_n) ready_a <= 0; else ready_a = 1; end reg [2:0] cnt; always@(posedge clk or negedge rst_n) begin if(!rst_n) cnt <= 0; else if(ready_a && valid_a) begin cnt <= (cnt==3'd5)? 0 : (cnt+1); end else cnt <= cnt; end always@(posedge clk or negedge rst_n) begin if(!rst_n) begin valid_b <= 0; //data_b <= 0; end else if(cnt == 3'd5) begin valid_b <= 1'b1; //data_b <= {data_a,data_tmp[5:1]}; end else begin valid_b <= 0; //data_b <= data_b; end end reg [5:0] data_tmp; always@(posedge clk or negedge rst_n) begin if(!rst_n) data_tmp <= 0; else if(ready_a && valid_a) begin data_tmp <= {data_a,data_tmp[5:1]}; end else data_tmp <= data_tmp; end assign data_b = (cnt==3'd0)? data_tmp : data_b; endmodule